首页> 外文会议>International Conference on Engineering of Reconfigurable Systems and Algorithms(ERSA'03); 20030623-20030626; Las Vegas,NV; US >A JBits-Based Incremental Design Environment with Non-Preemptive Refinement for Multi-Million Gate FPGAs
【24h】

A JBits-Based Incremental Design Environment with Non-Preemptive Refinement for Multi-Million Gate FPGAs

机译:数百万门FPGA的基于JBits的增量设计环境,具有非抢占式优化

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an FPGA design methodology that can be used to shorten the FPGA design-and-debug cycle, especially as the gate counts increase to multi-millions. Core-based incremental placement algorithms, in conjunction with fast interactive routing, are investigated to reduce the design processing time by distinguishing the changes between design iterations and reprocessing only the changed blocks without affecting the remaining part of the design. When combined with a background refinement thread, the incremental approach offers the instant gratification that designers expect, while preserving the fidelity attained through batch-oriented programs. An integrated FPGA design environment is then developed based on the incremental placer and its background refiner. The results show that the JBits-based incremental design tool is orders of magnitude faster than the competing approaches such as the Xilinx M3 tools without sacrificing too much quality.
机译:本文介绍了一种FPGA设计方法,可用于缩短FPGA设计和调试周期,尤其是当门数增加到数百万时。通过区分设计迭代之间的更改并仅重新处理已更改的块而不影响设计的其余部分,研究了基于内核的增量式布局算法以及快速交互路由,以减少设计处理时间。当与后台优化线程结合使用时,增量方法可以提供设计人员期望的即时满足,同时保留通过面向批处理的程序获得的保真度。然后,基于增量布局器及其背景精简器开发集成的FPGA设计环境。结果表明,基于JBits的增量设计工具比Xilinx M3工具等竞争方法要快几个数量级,而不会牺牲太多质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号