【24h】

An FPGA based Co-Design Architecture for MIMO Lattice Decoders

机译:MIMO莱迪思解码器的基于FPGA的协同设计架构

获取原文
获取原文并翻译 | 示例

摘要

MIMO systems have attracted great attentions because of their huge capacity. The hardware implementation of MIMO decoder becomes a challenging task as the complexity of the MIMO systems increases. This paper presents hardware/software co-design architecture targeted on a single FPGA for two typical lattice decoding algorithms. Two levels of parallelisms are analyzed for an efficient implementation with the preprocessing part on embedded MicroBlaze soft processor and the decoder part on customized hardware. The system prototypes of the A V and VB decoders show that they support up to 34.2 Mbps and 3.15 Mbps data rate at 20dB SNR respectively on XUP Virtex-II pro developing board with an xc2vp30 FPGA, which are 19 and 16 times faster than their respective implementations on a DSP. The performance in terms of resource utilization and bit error rate are also compared between these two algorithms.
机译:MIMO系统因其巨大的容量而备受关注。随着MIMO系统的复杂性增加,MIMO解码器的硬件实现成为一项具有挑战性的任务。本文介绍了针对两种典型晶格解码算法的单个FPGA上的硬件/软件协同设计架构。使用嵌入式MicroBlaze软处理器上的预处理部分和定制硬件上的解码器部分,分析了两个级别的并行性以实现高效实现。 AV和VB解码器的系统原型表明,在具有xc2vp30 FPGA的XUP Virtex-II pro开发板上,它们在20dB SNR时分别支持高达34.2 Mbps和3.15 Mbps的数据速率,分别比其各自的实现快19倍和16倍。在DSP上还比较了这两种算法在资源利用率和误码率方面的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号