【24h】

An Improved Mapping Method of Buffer for Line-Based Architecture of 2-D DWT

机译:一种基于行的二维DWT体系结构的缓冲区映射方法

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The number of arithmetic units used in one-dimensional (1-D) discrete wavelet transform (DWT) is the main consideration for reducing the area of VLSI implementation of 1-D DWT, while the size of intermediate memory used for data buffering is another dominate factor of effecting hardware complexity of VLSI implementation for two-dimensional (2-D) DWT. In this paper, we exploit the essential relationship between the size of temporal buffer (TB) required in the line-based architecture for 2-D DWT (LBA2DDWT) and the number of register used in 1-D DWT module, and present an improved method of mapping the registers used in 1-D DWT to the TB required in LBA2DDWT. Comparison results with the other design reported in previous literature demonstrate that, the proposed mapping method can reduce efficiently the size of memory required in LBA2DDWT.
机译:一维(1-D)离散小波变换(DWT)中使用的算术单元数量是减少1-D DWT的VLSI实现面积的主要考虑因素,而用于数据缓冲的中间存储器的大小则是另一个考虑因素影响二维(2-D)DWT的VLSI实现的硬件复杂性的主要因素。在本文中,我们利用了基于行的2-D DWT(LBA2DDWT)体系结构所需的临时缓冲区(TB)的大小与1-D DWT模块中使用的寄存器数量之间的本质关系,并提出了一种改进的方法将一维DWT中使用的寄存器映射到LBA2DDWT中所需的TB的方法。与先前文献中报道的其他设计的比较结果表明,所提出的映射方法可以有效地减少LBA2DDWT中所需的内存大小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号