首页> 外文会议>International Conference on Architecture of Computing Systems(ARCS 2006); 20060313-16; Frankfurt/Main(DE) >Controller Synthesis for Mapping Partitioned Programs on Array Architectures
【24h】

Controller Synthesis for Mapping Partitioned Programs on Array Architectures

机译:用于在阵列体系结构上映射分区程序的控制器综合

获取原文
获取原文并翻译 | 示例

摘要

Processor arrays can be used as accelerators for a plenty of dataflow-dominant applications. Innately these applications have almost no control flow, but the application of sophisticated partitioning and scheduling techniques in order to handle large scale problems and to balance local memory requirements with I/O-bandwidth has the disadvantage of a more complex control flow. Thus, efficient control path synthesis is one of the greatest challenges when compiling algorithms onto processor arrays. This paper presents an efficient methodology for the automated control path synthesis for the mapping of partitioned algorithms onto processor arrays. The major advantages observed in the presented methodology are seen in, (a) control generation for different partitioning techniques and arbitrary parallelepiped tiles, (b) combined use of a global and a local control strategy in order to reduce the control overhead, (c) up to 90 percent reduction in control path area and resources compared to existing approaches.
机译:处理器阵列可用作大量数据流为主的应用程序的加速器。本质上,这些应用程序几乎没有控制流,但是为了处理大规模问题并平衡I / O带宽与本地内存需求而使用复杂的分区和调度技术,则存在控制流更加复杂的缺点。因此,当将算法编译到处理器阵列上时,有效的控制路径综合是最大的挑战之一。本文提出了一种用于将控制算法映射到处理器阵列的自动控制路径综合的有效方法。在本方法论中观察到的主要优势体现在:(a)不同分区技术和任意平行六面体图块的控件生成,(b)全局和局部控制策略的组合使用以减少控制开销,(c)与现有方法相比,控制路径面积和资源减少多达90%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号