首页> 外文会议>International Workshop on Managing Requirements Knowledge >Simulating the delay in logic networks for large, high-speed computers
【24h】

Simulating the delay in logic networks for large, high-speed computers

机译:模拟大型高速计算机的逻辑网络中的延迟

获取原文

摘要

When designing a computer with TTL logic circuits, the delays of logic paths have been estimated by considering the number of gate delays and adding in load and media factors. Such a simplistic approach is not accurate enough for calculating delays when designing high-performance large systems using high-speed, non-saturating circuits such as HCML (Honeywell's Current Mode Logic). There are several reasons: ; The clock (cycle) time is considerably faster for a high speed machine, hence the calculations must be very accurate in order to meet performance goals. ; The loading on the driving gate varies with the number of driven gates, hence affecting the rise time of the line (interconnect) voltage. ; The geometry of the interconnect (branch points, connectors, various media impedances) has an effect on signal propagation with high-speed edges. ; Media delay is a significant percentage of path delay as ICs become faster.
机译:在设计具有TTL逻辑电路的计算机时,已经通过考虑门延迟的数量以及增加负载和介质因素来估计逻辑路径的延迟。当使用诸如HCML(霍尼韦尔电流模式逻辑)之类的高速,非饱和电路设计高性能大型系统时,这种简单的方法不足以精确计算延迟。有几个原因:对于高速机器,时钟(循环)时间要快得多,因此计算必须非常准确才能满足性能目标。 ;驱动栅极上的负载随驱动栅极的数量而变化,因此影响线路(互连)电压的上升时间。 ;互连的几何形状(分支点,连接器,各种介质阻抗)会影响高速边沿的信号传播。 ;随着IC变得越来越快,媒体延迟占路径延迟的比例很大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号