首页> 外文会议>International Symposium on Design and Diagnostics of Electronic Circuits Systems >Towards hardware architecture for memory efficient IPv4/IPv6 Lookup in 100 Gbps networks
【24h】

Towards hardware architecture for memory efficient IPv4/IPv6 Lookup in 100 Gbps networks

机译:迈向在100 Gbps网络中实现内存高效IPv4 / IPv6查找的硬件架构

获取原文

摘要

With growing speed of computer networks, core routers have to increase performance of longest prefix match (LPM) operation on IP addresses. While existing LPM algorithms are able to achieve high throughput for IPv4 addresses, an IPv6 processing speed is limited. To achieve 100 Gbps throughput, LPM operation has to be processed in dedicated hardware and a forwarding table has to fit into an on-chip memory. Current LPM algorithms need large memory to store IPv6 forwarding tables or use compression with dynamic data structres, which can not be simply implemented in hardware. Therefore, we provide analysis of available forwarding tables of core routers and propose a new representation of prefix sets. The proposed representation has very low memory demands and is suitable for high-speed pipelined processing, which is shown on a new highly pipelined hardware architecture with 100 Gbps throughput.
机译:随着计算机网络速度的提高,核心路由器必须提高IP地址上最长前缀匹配(LPM)操作的性能。尽管现有的LPM算法能够为IPv4地址实现高吞吐量,但IPv6处理速度受到限制。为了实现100 Gbps的吞吐量,LPM操作必须在专用硬件中进行处理,并且转发表必须适合片上存储器。当前的LPM算法需要大的内存来存储IPv6转发表或使用具有动态数据结构的压缩,而这不能简单地在硬件中实现。因此,我们提供了对核心路由器可用转发表的分析,并提出了前缀集的新表示形式。所提出的表示具有非常低的存储器需求,并且适合于高速流水线处理,这在具有100 Gbps吞吐量的新型高流水线硬件架构上得到了展示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号