【24h】

A Time-constrained Watermarking Technique on FPGA

机译:FPGA上的时间受限水印技术

获取原文

摘要

The digital integrated circuits are becoming more and more complicated, the concept of design reuse has been widely accepted by the designers. However, the design reuse also makes rival competitor easier to infringe the intellectual properties (IPs). IP protection becomes a crucial work of IP reuse design style. This paper proposes a method for IP protection based on modification of time constraints. We select non-critical nets as watermark carrier and embed a watermark by modifying time constraints. Thus the FPGA configuration bit stream for the resulting watermarked design will be significantly different from the original design, which provides a strong proof of authorship. The watermarking technique has zero area overhead and low timing overhead, also effectively increases the embedding capacity of watermark simultaneously. We evaluated the method on ISCAS'89 benchmark. Compared to reference [4], our technique improved the watermarking performance.
机译:数字集成电路变得越来越复杂,设计重用的概念已被设计师广泛接受。但是,设计的重复使用也使竞争对手更容易侵犯知识产权(IP)。 IP保护成为IP重用设计风格的关键工作。本文提出了一种基于时间约束修改的IP保护方法。我们选择非关键网络作为水印载体,并通过修改时间约束来嵌入水印。因此,用于最终水印设计的FPGA配置位流将与原始设计大不相同,从而提供了强大的创作证明。该水印技术具有零面积开销和低时序开销,也有效地同时增加了水印的嵌入能力。我们以ISCAS'89基准评估了该方法。与参考文献[4]相比,我们的技术提高了水印性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号