首页> 外文会议>IFIP TC10/WG10.5 Eleventh International Conference on Very Large Scale Integration of Systems-on-Chip (VLSI-SOC'01) Dec 3-5, 2001 Montpellier, France >Abstract Communication Model and Automatic Interface generation for IP integration in Hardware/Software Co-design
【24h】

Abstract Communication Model and Automatic Interface generation for IP integration in Hardware/Software Co-design

机译:硬件/软件协同设计中IP集成的抽象通信模型和自动接口生成

获取原文
获取原文并翻译 | 示例

摘要

The use of standard languages like VHDL and C for the description of hardware and software IP has became a common practice. Despite this, these languages, specially the hardware description languages lack constructs that allow the IP designer to develop highly re-usable IP blocks. In this paper is described an abstract communication mechanism that uses extensions to the VHDL language, communication library for software and automatic interface generation for the easy integration of IP modules.
机译:使用诸如VHDL和C之类的标准语言来描述硬件和软件IP已成为一种常见的做法。尽管如此,这些语言,特别是硬件描述语言缺少允许IP设计人员开发高度可重用IP块的结构。本文描述了一种抽象通信机制,该机制使用了VHDL语言的扩展,用于软件的通信库和用于IP模块轻松集成的自动接口生成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号