首页> 外文会议>IFIP TC10 WG10.5 Tenth International Conference on Very Large Scale Integration (VLSI'99) December 1-4, 1999, Lisboa, Portugal >An architectural and circuit-level approach to improving the energy efficiency of microprocessor memory structures
【24h】

An architectural and circuit-level approach to improving the energy efficiency of microprocessor memory structures

机译:一种架构和电路级的方法,可提高微处理器存储结构的能效

获取原文
获取原文并翻译 | 示例

摘要

We present a combined architectural and circuit technique for reducing the energy dissipation of microprocessor memory structures. This approach exploits the subarray partitioning of high speed memories and varying application requirements to dynamically disable partitions during appropiate execution periods. When applied to 4-way set associative caches, trading off a 2
机译:我们提出了一种组合的体系结构和电路技术,以减少微处理器存储结构的能耗。此方法利用高速存储器的子阵列分区和变化的应用程序要求在适当的执行期间动态禁用分区。当应用于4路集关联缓存时,折衷2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号