首页> 外文会议>The IEEE international workshop on defect and fault tolerance in VLSI systems >ADTS: An Array Defect-Tolerance Scheme for Wafer Scale Gate Arrays
【24h】

ADTS: An Array Defect-Tolerance Scheme for Wafer Scale Gate Arrays

机译:ADTS:晶圆级门阵列的阵列容错方案

获取原文
获取原文并翻译 | 示例

摘要

Current attempts at wafer scale integration all involve restructuring the circuits on the wafer following fabrication to purge out the effects of manufacturing defects. This requires expensive restructuring techniques, and only works for regular designs such as memories and processor arrays. Here we propose a novel low cost approach for defect tolerance in gate array based systems, which does not require restructuring, and is not limited to array structures. Our proposed approach takes advantage of the fact that gate array implementations typically do not use all the available gates in the array. The idea is to first test all the base wafers and obtain a defect map for each wafer, listing the faulty gates. Then only those wafers are used to implement a given design whose defective gates map to unused gates in the design. We show that with a novel use of redundancy in the physical gate array, we can ensure a high probability of finding a compatible wafer for a given design. Furthermore, wafers that are unsuitable for one design can be used for a different design with a different pattern of unused gates. The analysis presented here suggests, for example, that for gate arrays containing 20 defects, (which can be expected to be an order of magnitude larger in area than current die sizes) a pool of a hundred different designs is sufficient to ensure that virtually all the wafers manufactured will be utilized. Thus our proposed new approach holds out the promise of low cost WSI gate array systems for low volume special purpose applications, with no restrictions on the system architecture. This does not appear possible from any of the other WSI strategies being currently pursued.
机译:当前对晶片规模集成的尝试都涉及在制造之后对晶片上的电路进行重组以清除制造缺陷的影响。这需要昂贵的重组技术,并且仅适用于常规设计,例如存储器和处理器阵列。在这里,我们提出了一种新颖的低成本方法,用于基于门阵列的系统中的缺陷容忍,该方法不需要重组,并且不限于阵列结构。我们提出的方法利用了以下事实:门阵列实现通常不会使用阵列中所有可用的门。想法是首先测试所有基础晶片,并获得每个晶片的缺陷图,并列出有缺陷的浇口。然后,仅那些晶片用于实施给定的设计,其缺陷栅极映射到设计中未使用的栅极。我们证明,通过在物理门阵列中使用冗余的新颖性,我们可以确保针对给定设计找到兼容晶圆的可能性很高。此外,不适合一种设计的晶片可以用于具有不同图案的未使用栅极的不同设计。例如,这里提出的分析表明,对于包含20个缺陷的门阵列(可以预期其面积比当前的裸片尺寸大一个数量级),一百种不同设计的集合足以确保几乎所有将利用所制造的晶圆。因此,我们提出的新方法为低成本,特殊用途的应用提供了低成本WSI门阵列系统的希望,而对系统架构没有任何限制。从当前正在采用的其他任何WSI策略看来,这都是不可能的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号