首页> 外文会议>IEEE International Conference on Consumer Electronics- Taiwan >Performance Improvement of Region-Based Fault-Tolerant Routing Methods Based on the Passage of Fault Blocks
【24h】

Performance Improvement of Region-Based Fault-Tolerant Routing Methods Based on the Passage of Fault Blocks

机译:基于故障块通过的基于区域的容错路由方法的性能改进

获取原文

摘要

Toward the realization of dependable high-end consumer electronics products, a fault-tolerant 2D mesh Network-on-Chips (NoCs) in many core processors has attracted attention. In the previous method, we proposed a new approach to improve performance of a fault-tolerant routing method; packets can pass through faulty elements. In the study, we propose a new fault-tolerant routing method applying the new approach to a fault-tolerant routing method, which exhibits capable of high resource usage rate. This study investigates effect of the approach in reducing network congestion in the NoC. Simulation result shows that our method reduces average communication latency by about 62.8%, compared with our previous method.
机译:为了实现可靠的高端消费电子产品,许多核心处理器中的容错2D网状片上网络(NoC)引起了人们的关注。在以前的方法中,我们提出了一种新的方法来提高容错路由方法的性能。数据包可能会通过错误的元素。在研究中,我们提出了一种新的容错路由方法,该方法将新方法应用于容错路由方法,具有较高的资源利用率。这项研究调查了该方法在减少NoC中网络拥塞方面的效果。仿真结果表明,与以前的方法相比,本方法可将平均通信延迟降低约62.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号