首页> 外文会议>Hardware-Oriented Security and Trust (HOST), 2012 IEEE International Symposium on >A systematic M safe-error detection in hardware implementations of cryptographic algorithms
【24h】

A systematic M safe-error detection in hardware implementations of cryptographic algorithms

机译:密码算法的硬件实现中的系统性M安全错误检测

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a procedure that checks whether a hardware implementation of a cryptographic algorithm is vulnerable to M safe-error attacks. It takes a registertransfer level (RTL) description of a design as an input and exposes the exact timing and a memory element that is a possible target of the attack. As a proof of concept, the presented procedure is applied to a hardware implementation of the Montgomery Powering Ladder, an exponentiation algorithm commonly used in public-key cryptography.
机译:本文提出了一种检查密码算法的硬件实现是否容易受到M次安全错误攻击的过程。它以设计的寄存器传输级别(RTL)描述作为输入,并公开确切的时序和可能成为攻击目标的存储元素。作为概念证明,所提出的过程应用于蒙哥马利强力梯子的硬件实现,蒙哥马利强力梯子是公钥密码术中常用的幂运算算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号