【24h】

Four quadrant FGMOS multiplier

机译:四象限FGMOS乘法器

获取原文

摘要

A novel four-quadrant analog multiplier using floating gate MOS (FGMOS) transistors operating in the saturation region is presented. The drain current is proportional to the square of the weighted sum of the input signals. This square law characteristic of the FGMOS transistor is used to implement the quarter square identity by utilizing only six FGMOS transistors. The main features of this remarkably simple multiplier circuit configuration are the large input signal range equal to 100% of the supply voltage, nonlinearity of 0.0078% and THD of maximum 2.74% (while the inputs are at their maximum values).
机译:提出了一种新颖的四象限模拟乘法器,它使用在饱和区工作的浮栅MOS(FGMOS)晶体管。漏极电流与输入信号的加权和的平方成正比。 FGMOS晶体管的平方律特性用于通过仅利用六个FGMOS晶体管来实现四分之一平方标识。这种非常简单的乘法器电路配置的主要特征是:大输入信号范围等于电源电压的100%;非线性度为0.0078%; THD最大值为2.74%(当输入处于最大值时)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号