首页> 外文会议>Electrical Design of Advanced Packaging and Systems Symposium (EDAPS), 2011 IEEE >New frequency dependent target impedance for DDR3 memory system
【24h】

New frequency dependent target impedance for DDR3 memory system

机译:DDR3存储系统的新频率相关目标阻抗

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Anti-resonance peak in power distribution network (PDN) impedance must be avoided to prevent the interference between signal integrity and power integrity of a system. Conventional criteria of PDN impedance is a target impedance with a constant value over wide frequency range. However, the constant target impedance is not suitable for the high-speed systems, such as DDR-3 memory systems, because it is not cost effective to maintain PDN impedance as low as possible, especially in high frequency range. Furthermore, clock frequencies of modern LSIs already exceed the peak frequency of PDN impedance. In this paper, frequency spectrum of the power supply switching current of the ASIC driver has been used to define the target impedance in the DDR3 memory system. Frequency dependent target impedance has been obtained from the switching current spectrum. Degradation of signal integrity, such as eye height and jitter due to anti-resonance peaks have been checked by comparing the frequency dependent target impedance of DDR3 system.
机译:必须避免配电网络(PDN)阻抗中出现反谐振峰值,以防止信号完整性和系统电源完整性之间的干扰。 PDN阻抗的常规标准是在宽频率范围内具有恒定值的目标阻抗。但是,恒定的目标阻抗不适用于高速系统(例如DDR-3存储系统),因为将PDN阻抗保持在尽可能低的水平(特别是在高频范围内)并不划算。此外,现代LSI的时钟频率已经超过PDN阻抗的峰值频率。在本文中,ASIC驱动器的电源开关电流的频谱已用于定义DDR3存储系统中的目标阻抗。从开关电流频谱获得了频率相关的目标阻抗。通过比较DDR3系统与频率相关的目标阻抗,可以检查信号完整性的下降,例如由于反共振峰引起的眼图高度和抖动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号