首页> 外文会议>Devices, Circuits and Systems (ICDCS), 2012 International Conference on >Implementation of bistcontroller for fault detection in CLB of FPGA
【24h】

Implementation of bistcontroller for fault detection in CLB of FPGA

机译:FPGA CLB中用于故障检测的bistcontroller的实现

获取原文
获取原文并翻译 | 示例

摘要

Today Field Programmable Gate Arrays (FPGAs) are widely used in many applications. These FPGAs are prone to different types of faults similar to other complicated integrated circuit chips. Faults may occur due to many reasons like environmental conditions or aging of the device. The rate of occurrence of permanent faults can be quite high in emerging technologies, and hence there is a need for periodic testing of such FPGAs. The Configurable Logic Blocks (CLBs) are the main logic resources for implementing sequential as well as combinatorial circuits. Built-in self-test (BIST) is a design technique that allows a circuit to test itself. It is a set of structured-test techniques for combinational and sequential logic, memories, multipliers and other embedded logic blocks. BIST controller coordinates the operations of different blocks of the BIST. BIST controller is designed to work in different modes. Here, we introduce a new approach for FPGA testing that exploits the reprogramability of an FPGA to create the BIST logic by configuring it only during off-line testing. In this way, testability is achieved without any overhead, since the BIST logic “disappears” when the circuit is reconfigured for its normal system operation. We are implementing a restartable logic BIST controller for the configurable logic blocks in Virtex-5 FPGAs by using the resources of FPGA itself. We have used XILINX ISE12.1 for simulation and synthesis.
机译:如今,现场可编程门阵列(FPGA)广泛用于许多应用中。与其他复杂的集成电路芯片类似,这些FPGA容易出现不同类型的故障。由于多种原因(例如环境条件或设备老化),可能会发生故障。在新兴技术中,永久性故障的发生率可能很高,因此需要对此类FPGA进行定期测试。可配置逻辑块(CLB)是用于实现时序电路和组合电路的主要逻辑资源。内置自测(BIST)是一种设计技术,可以使电路进行自我测试。它是一组针对组合和顺序逻辑,存储器,乘法器和其他嵌入式逻辑块的结构测试技术。 BIST控制器协调BIST不同块的操作。 BIST控制器设计为在不同模式下工作。在这里,我们介绍了一种用于FPGA测试的新方法,该方法利用FPGA的可重编程性仅通过在离线测试期间对其进行配置来创建BIST逻辑。这样,由于将BIST逻辑重新配置为其正常系统操作时,BIST逻辑“消失”,因此可实现可测试性而没有任何开销。我们正在利用FPGA本身的资源为Virtex-5 FPGA中的可配置逻辑块实现可重启逻辑BIST控制器。我们已使用XILINX ISE12.1进行仿真和综合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号