首页> 外文会议>Design amp; Technology of Integrated Systems in Nanoscal Era, 2009. DTIS '09 >Performance evaluation of MIC@R router for on-chip networks
【24h】

Performance evaluation of MIC@R router for on-chip networks

机译:片上网络MIC @ R路由器的性能评估

获取原文

摘要

The paper presents a performance evaluation of MIC@R router for Networks-on-Chip (NoC) design. Its architecture offers lowest routing latency (1 cycle) and allows supporting several adaptive routing algorithms. The proposed router architecture is implemented in ASIC technology and evaluated in 2D Mesh networks with four routing schemes: Deterministic, Fully Adaptive (FA), Proximity Congestion Awareness (PCA) and Proximity Hot-Spot Awareness (PHSA). The last scheme is a novel routing technique that improves better the latency and throughput compared to others schemes. The obtained results show that our router, combined with different routing algorithms has efficient performances.
机译:本文提出了针对片上网络(NoC)设计的MIC @ R路由器的性能评估。它的体系结构提供最低的路由等待时间(1个周期),并支持多种自适应路由算法。拟议的路由器体系结构是用ASIC技术实现的,并在具有两种路由方案的2D Mesh网络中进行了评估:确定性,完全自适应(FA),邻近拥塞感知(PCA)和邻近热点感知(PHSA)。最后一种方案是一种新颖的路由技术,与其他方案相比,它可以更好地改善延迟和吞吐量。获得的结果表明,我们的路由器结合不同的路由算法具有较高的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号