首页> 外文会议>Design-Process-Technology Co-optimization for Manufacturability XI >Exploiting Regularity: Breakthroughs in Sub-7nm Place-and-Route
【24h】

Exploiting Regularity: Breakthroughs in Sub-7nm Place-and-Route

机译:利用规律性:7纳米以下布局布线的突破

获取原文
获取原文并翻译 | 示例

摘要

As pitch scaling is becoming constrained not only by lithographic resolution limits but also by fundamental device and interconnect challenges, the semiconductor industry has turned to cell-height reduction as a means of achieving competitive area scaling. The risk in using cell-height reduction to compensate for insufficient pitch scaling is that place- and-route inefficiencies caused by wiring congestion at the block level of the design can easily eliminate any area scaling gains made at the cell level of the design. This paper shows how careful cell-architecture optimization, physical design methodology changes, and place-and-route innovations have led to competitive block level area scaling for 7nm technology nodes and beyond. Data is presented to show that an entire node's worth of scaling can be achieved through these comprehensive design-technology co-optimization efforts.
机译:随着间距缩放不仅受到光刻分辨率限制的限制,而且也受到基本器件和互连挑战的限制,半导体行业已转向降低单元高度,以实现具有竞争力的面积缩放。使用单元高度减小来补偿不充分的间距缩放比例的风险是,在设计的模块级由布线拥塞导致的布局和布线效率低下,可以轻松消除在设计的单元级获得的任何面积缩放增益。本文展示了精心的单元架构优化,物理设计方法的变化以及布局布线的创新如何带来了针对7nm及更高工艺节点的具有竞争性的块级面积缩放。数据表明,通过这些全面的设计技术协同优化工作,可以实现整个节点的扩展价值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号