首页> 外文会议>Conference on Advanced Topics in Optoelectronics Microelectronics, and Nanotechnologies Nov 21-23, 2002 Bucharest, Romania >A fast and accurate validation technique for operating system in multi-processor system-on-chip design
【24h】

A fast and accurate validation technique for operating system in multi-processor system-on-chip design

机译:多处理器片上系统设计中一种快速,准确的操作系统验证技术

获取原文
获取原文并翻译 | 示例

摘要

Modern electronic system design is based on integrating heterogeneous components ((μP, DSP, ASIC, memories, buses, MEMS, MOEMS etc.) on a single chip. These highly integrated systems are commonly known as System-on-Chip (SoC). System validation by HW-SW co-simulation can enhance the quality of a System-on-Chip (SoC) design. In this paper, we present a SW simulation model for both operating system and application. The model gives fast simulation exploiting the native execution of OS and application SW. For accurate simulation, it enables timing simulation with several levels of timing delay granularities, which enables the designer to have trade-off between simulation speed and accuracy. For timing delay estimation, the OS and application S W codes are compiled for a target processor and the delay of each assembly instruction is calculated. Then, according to the granularity of timing delay chosen by the designer, delays are annotated into the OS and application SW codes. For HW-SW co-simulation of the entire SoC, the execution of proposed model, we present a bus functional model (BFM). The BFM exchanges simulation events between HW and SW simulation while synchronizing their timing simulation. The technique proposed in this paper could be useful for complex heterogeneous system validation and design.
机译:现代电子系统设计基于将异构组件((μP,DSP,ASIC,存储器,总线,MEMS,MOEMS等)集成在单个芯片上,这些高度集成的系统通常称为片上系统(SoC)。通过硬件-软件协同仿真进行系统验证可以提高片上系统(SoC)设计的质量,在本文中,我们提供了针对操作系统和应用程序的软件仿真模型,该模型利用本机提供了快速仿真为了精确仿真,它可以使用几种级别的时序延迟粒度进行时序仿真,这使设计人员可以在仿真速度和精度之间进行权衡。针对目标处理器进行编译并计算每个汇编指令的延迟,然后根据设计人员选择的时序延迟的粒度,将延迟标注在OS和应用SW代码中。模拟整个SoC,执行建议的模型,我们提出了总线功能模型(BFM)。 BFM在硬件和软件仿真之间交换仿真事件,同时同步它们的时序仿真。本文提出的技术可能对复杂的异构系统验证和设计很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号