首页> 外文会议>Computers and Communications (ISCC), 2012 IEEE Symposium on >αΩHighway interconnection network architecture for high performance computing
【24h】

αΩHighway interconnection network architecture for high performance computing

机译:用于高性能计算的αΩ高速公路互连网络架构

获取原文
获取原文并翻译 | 示例

摘要

The interconnection network is a crucial part of high-performance computer systems. It significantly determines parallel system performance as well as the development and the operating cost. In this paper we suggest efficient and scalable hierarchical multi-ring interconnection network architecture. For building up the interconnection network we have designed adequate switch architecture and implemented “step-back-on-blocking” flow control algorithm. The architectural model has been verified and communicational performance parameters have been evaluated on the basis of numerous simulation experiments conducted in the OMNeT++ simulation environment.
机译:互连网络是高性能计算机系统的关键部分。它极大地决定了并行系统的性能以及开发和运营成本。在本文中,我们提出了高效且可扩展的分层多环互连网络体系结构。为了建立互连网络,我们设计了适当的交换机体系结构并实现了“逐步阻止阻塞”流控制算法。在OMNeT ++仿真环境中进行的大量仿真实验的基础上,已经验证了体系结构模型并评估了通信性能参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号