首页> 外文会议>International Conference on Computer Sciences and Convergence Information Technology;ICCIT '09 >Implementation of Graph Algorithms in Reconfigurable Hardware (FPGAs) to Speeding Up the Execution
【24h】

Implementation of Graph Algorithms in Reconfigurable Hardware (FPGAs) to Speeding Up the Execution

机译:图算法在可重构硬件(FPGA)中的实现以加快执行速度

获取原文

摘要

This paper focus on hardware representation and implementation of graph algorithms in Reconfigurable Hardware (FPGAs) to speeding up the execution. Generally, Software implementations of graph algorithms in high level languages such as C or C++ are lack of speed and efficiency, although they are flexible and cost effective. Moreover, since FPGA is used to implement the algorithms, it can be modify and programmed to the desired application or functionality requirements. Three candidate graph algorithms have been selected for this purpose and their dynamic graph representation, modeling and simulation in VHDL using Cadence and Xilinx design tools have been presented.
机译:本文着重于硬件表示和可重配置硬件(FPGA)中图形算法的实现,以加快执行速度。通常,以高级语言(例如C或C ++)的图形算法的软件实现虽然缺乏灵活性和成本效益,但缺乏速度和效率。此外,由于使用FPGA来实现算法,因此可以对其进行修改和编程以满足所需的应用程序或功能要求。为此选择了三种候选图形算法,并提出了使用Cadence和Xilinx设计工具在VHDL中进行动态图形表示,建模和仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号