首页> 外文会议>Computer, Consumer and Control (IS3C), 2012 International Symposium on >Delay-Line Sharing Based: A New CMOS Digital PWM Circuit
【24h】

Delay-Line Sharing Based: A New CMOS Digital PWM Circuit

机译:基于延迟线共享的新型CMOS数字PWM电路

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a design of new circuit for digital pulse-width modulators (DPWM). In this paper, we improve the structure of hybrid DPWM to more compact architecture by utilization of the separation of MSB and LSB groups. In addition, a delay-line element is shared by MSB and LSB groups to reduce the power consumption. HSPICE post-layout simulation shows that this new DPWM circuit operates successfully at clock frequency of 200 MHz and has 1.55-mW power consumption. An experimental chip had been fabricated by using a standard 0.18 micron CMOS process. The layout area of the chip including I/O pads is 461 um¡Ñ370 um. The new DPWM design is with advantages of smaller chip area and low power consumption especially for PWM with high resolution requirement.
机译:本文提出了一种用于数字脉宽调制器(DPWM)的新电路的设计。在本文中,我们通过利用MSB和LSB组的分离,将混合DPWM的结构改进为更紧凑的体系结构。另外,MSB和LSB组共享延迟线元素以减少功耗。 HSPICE布局后仿真表明,这种新型DPWM电路以200 MHz的时钟频率成功运行,功耗为1.55 mW。通过使用标准的0.18微米CMOS工艺制造了实验芯片。包括I / O焊盘的芯片的布局面积为461微米至370微米。新的DPWM设计具有较小的芯片面积和低功耗的优点,特别是对于具有高分辨率要求的PWM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号