首页> 外文会议>Communications, 2005 Asia-Pacific Conference on >Design of a CMOS Highly Linear Channel-Select Filter and Programmable Gain Amplifier for a WPAN Zero-IF Receiver
【24h】

Design of a CMOS Highly Linear Channel-Select Filter and Programmable Gain Amplifier for a WPAN Zero-IF Receiver

机译:WPAN零中频接收机的CMOS高度线性通道选择滤波器和可编程增益放大器的设计

获取原文

摘要

This paper describes a low-voltage and low-power channel selection analog front end with continuous-time low pass filters and highly linear programmable-gain amplifier(PGA). The filters were realized as balanced Gm-C biquadratic filters to achieve a low current consumption. High linearity and a constant wide bandwidth are achieved by using a new transconductance(Gm) cell. The PGA has a voltage gain varying from 0 to 65dB, while maintaining a constant bandwidth. A filter tuning circuit that requires an accurate time base but no external components is presented. With a 1-Vrms differential input and output, the filter achieves - 85dB THD and a 78dB signal-to-noise ratio. Both the filter and PGA were implemented in a 0.18um 1P6M n-well CMOS process. They consume 3.2mW from a 1.8V power supply and occupy an area of 0.19mm2.
机译:本文介绍了一种具有连续时间低通滤波器和高度线性可编程增益放大器(PGA)的低压低功耗通道选择模拟前端。滤波器被实现为平衡的Gm-C双二次滤波器,以实现低电流消耗。通过使用新型跨导(Gm)电池,可实现高线性度和恒定的宽带宽。 PGA的电压增益在0到65dB之间变化,同时保持恒定的带宽。提出了一种滤波器调谐电路,该电路需要准确的时基,但没有外部组件。该滤波器具有1Vrms的差分输入和输出,可实现-85dB的总谐波失真和78dB的信噪比。滤波器和PGA均以0.18um 1P6M n阱CMOS工艺实现。它们从1.8V电源消耗3.2mW的电流,占地0.19mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号