首页> 外文会议>Circuits and Systems (LASCAS), 2012 IEEE Third Latin American Symposium on >MINoC: Providing configurable high throughput interconnection for MPSoCs
【24h】

MINoC: Providing configurable high throughput interconnection for MPSoCs

机译:MINoC:为MPSoC提供可配置的高吞吐量互连

获取原文
获取原文并翻译 | 示例

摘要

In a near future scenario, Multi-Processors System-on-Chip (MPSoCs) designs will require very flexible interconnections, able to support different and heterogeneous applications, thus allowing bandwidth changes and power optimizations in the same application. In this paper we propose the MINoC (Multi-Interconnections Network-on-Chip) architecture that allows three switching possibilities: packet switching, buffered circuit switching and unbuffered circuit switching. Besides providing this adaptability, we show use cases for each of the possible switching activities. Thus, with this proposal, one can obtain up to 88% of reduction in the average latency and an improvement of up to 7.9 times the average throughput over standard packet switching for the benchmarks considered in these analyses.
机译:在不久的将来,多处理器片上系统(MPSoC)设计将需要非常灵活的互连,能够支持不同的异构应用程序,从而允许在同一应用程序中进行带宽更改和功率优化。在本文中,我们提出了MINoC(片上多互连网络)体系结构,该体系结构允许三种交换可能性:分组交换,缓冲电路交换和非缓冲电路交换。除了提供这种适应性之外,我们还展示了每种可能的切换活动的用例。因此,对于这些分析中所考虑的基准,通过这一提议,可以使平均延迟减少多达88%,并且平均吞吐量比标准数据包交换提高了7.9倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号