首页> 外文会议>Asynchronous Circuits and Systems (ASYNC), 2012 18th IEEE International Symposium on >Self Synchronous Circuits for Error Robust Operation in Sub-100nm Processes
【24h】

Self Synchronous Circuits for Error Robust Operation in Sub-100nm Processes

机译:自同步电路可在100nm以下工艺中实现稳健的误差

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

We have previously presented a process variation robust self synchronous FPGA that uses dual pipelines (DP) for high throughput 3GHz operation. As process technology shrinks, the importance of not only variation robust, but error robust systems increases. In this paper, we analyze the DP robustness to single-event-upsets and propose several gate-level architectures to implement error detection and correction, autonomous disabling of faulty pipeline-stages, and programmable time-interleaved redundancy, showing that self synchronous systems are a very promising candidate for addressing reliability problems in sub-100nm circuits. Test chips are fabricated and show successful operation, detection of errors, and autonomous pipeline-disabling in 65nm and 40nm.
机译:之前,我们已经介绍了一种使用双流水线(DP)进行高吞吐量3GHz操作的工艺变化型健壮的自同步FPGA。随着制程技术的发展,不但具有变化鲁棒性,而且具有鲁棒性的系统的重要性也日益提高。在本文中,我们分析了DP对单事件翻转的鲁棒性,并提出了几种门级架构来实现错误检测和纠正,有故障的流水线级的自动禁用以及可编程的时间交错冗余,这表明自同步系统是解决亚100nm电路可靠性问题的非常有前途的候选人。测试芯片被制造出来并显示出成功的操作,错误检测和在65nm和40nm范围内自动禁用管线的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号