首页> 外文会议>Asynchronous Circuits and Systems, 2009. ASYNC '09 >Fault Tolerant Delay Insensitive Inter-chip Communication
【24h】

Fault Tolerant Delay Insensitive Inter-chip Communication

机译:容错延迟不敏感芯片间通信

获取原文

摘要

Asynchronous interconnect is a promising technology for communication systems. Delay Insensitive (DI) interconnect eliminates relative timing assumptions, offering a robust and flexible approach to on- and inter-chip communication. In the SpiNNaker system - a massively parallel computation platform -a DI system-wide communication infrastructure is employed which uses a 4-phase 3-of-6 code for on-chip communication and a 2-phase 2-of-7 code for inter-chip communication. Fault-tolerance has been evaluated by randomly injecting transient glitches into the off-chip wires. Fault simulation reveals that deadlock may occur in either the transmitter or the receiver as handshake protocols are disrupted. Various methods have been tested for reducing or eliminating deadlock, including a novel phase-insensitive 2-phase to 4-phase converter, a priority arbiter for reliable code conversion and a scheme that allows independent resetting of the transmitter and receiver to clear deadlocks. Simulation results confirm that these methods enhance the fault tolerance of the DI communication link, in particular making it significantly more resistant to deadlock.
机译:异步互连是用于通信系统的有前途的技术。延迟不敏感(DI)互连消除了相对的时序假设,为片内和片间通信提供了一种强大而灵活的方法。在SpiNNaker系统中-大规模并行计算平台-使用DI系统范围的通信基础架构,该系统使用4相3进制6码进行片上通信,并使用2相2 7相位码进行内部通信。芯片通信。通过将瞬态毛刺随机注入芯片外导线来评估容错能力。故障仿真表明,由于握手协议被破坏,可能在发送器或接收器中发生死锁。已经测试了各种减少或消除死锁的方法,包括新颖的对相位不敏感的2相到4相转换器,用于可靠代码转换的优先级仲裁器以及允许发射机和接收机独立复位以清除死锁的方案。仿真结果证实,这些方法增强了DI通信链路的容错能力,尤其是使其具有更大的抗死锁性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号