首页> 外文会议>27th European Solid-State Circuits Conference, Sep 18-20, 2001, Villach, Austria >A Fully Integrated 2.4GHz LC-VCO Frequency Synthesizer with 3ps Jitter in 0.18μm Standard Digital CMOS Copper Technology
【24h】

A Fully Integrated 2.4GHz LC-VCO Frequency Synthesizer with 3ps Jitter in 0.18μm Standard Digital CMOS Copper Technology

机译:完全集成的2.4GHz LC-VCO频率合成器,具有0.18μm标准数字CMOS铜工艺的3ps抖动

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A fully integrated low jitter frequency synthesizer with a 2.4GHz LC-VCO PLL realized in a standard digital 0.18um CMOS copper technology with 1.8V supply is presented. The system is designed to provide various output clock signals for a transceiver chip. Sampling clocks for on-chip ADC and DAC modules are also generated, therefore low jitter is required. The system also includes an additional digital PLL and programmable fractional dividers. We present the general concept, special issues related to low jitter, and finally testchip results. We show the effects of two different PLL band-widths on timing jitter. The synthesizer achieves 3ps RMS long-term jitter on a 200MHz output with 20mW power and an area of 0. 7mm~2.
机译:提出了一种具有2.4GHz LC-VCO PLL的完全集成的低抖动频率合成器,该合成器采用标准的数字0.18um CMOS铜技术和1.8V电源实现。该系统旨在为收发器芯片提供各种输出时钟信号。还产生片上ADC和DAC模块的采样时钟,因此要求低抖动。该系统还包括一个附加的数字PLL和可编程小数分频器。我们介绍了一般概念,与低抖动有关的特殊问题以及最后的测试芯片结果。我们展示了两种不同的PLL带宽对时序抖动的影响。该合成器在200MHz输出,20mW功率和0. 7mm〜2的面积上实现了3ps RMS的长期抖动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号