首页> 外文会议>27th European Solid-State Circuits Conference, Sep 18-20, 2001, Villach, Austria >Speed and Behaviour Improvement for Semidynamic Flip-Flop Logic Family
【24h】

Speed and Behaviour Improvement for Semidynamic Flip-Flop Logic Family

机译:半动态触发器逻辑系列的速度和行为改进

获取原文
获取原文并翻译 | 示例

摘要

Latency reduction is one of the first objective in Flip-Flop performances improvement if the application is an high pipelined architecture. The Semi-Dynamic Flip-Flop family is discussed in this paper and improved in terms of speed by adding two new transistors in the evaluation stage and in the data transfer stage respectively. The frequency is increased by a 1.76 factor (from 1.67GHz to 2.94 GHz). A cell library has been developed, optimized and characterized: it has then been proved by simulating a prescaler achieving as maximum frequency 2.6GHz.
机译:如果应用程序是高流水线体系结构,那么降低延迟是触发器性能提高的首要目标之一。本文讨论了半动态触发器系列,并通过在评估阶段和数据传输阶段分别添加两个新晶体管来提高速度。频率增加了1.76倍(从1.67 GHz到2.94 GHz)。已经开发,优化和表征了一个单元库:然后通过模拟达到最大频率2.6GHz的预分频器进行了证明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号