首页> 外文会议>27th European Solid-State Circuits Conference, Sep 18-20, 2001, Villach, Austria >A 30 MHz DDS CLOCK GENERATOR WITH 8-bit, 130 ps DELAY GENERATOR AND -50 dBc SPURIOUS LEVEL
【24h】

A 30 MHz DDS CLOCK GENERATOR WITH 8-bit, 130 ps DELAY GENERATOR AND -50 dBc SPURIOUS LEVEL

机译:具有8位,130 ps延迟发生器和-50 dBc虚电平的30 MHz DDS时钟发生器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A 30 MHz DDS clock generator circuit with time domain interpolation and -50 dBc spurious signal level has been designed. The sine look-up-table and D/A converter of the conventional DDS are replaced by a three-step digitally programmable delay generator with 130 ps resolution and 100 ps INL. This increases the effective sampling frequency to 7.68 GHz, so that no reconstruction filter is needed to create output square wave clock signal in the range of 0-15 MHz. The core size of the 0.35 um CMOS circuit is 0.3 mm~2 and it consumes 5-10 mA from a single 2.8 V supply.
机译:设计了具有时域内插和-50 dBc杂散信号电平的30 MHz DDS时钟发生器电路。常规DDS的正弦查找表和D / A转换器被具有130 ps分辨率和100 ps INL的三步数字可编程延迟发生器取代。这将有效采样频率增加到7.68 GHz,因此不需要重建滤波器即可创建0-15 MHz范围内的输出方波时钟信号。 0.35 um CMOS电路的核心尺寸为0.3 mm〜2,单2.8 V电源消耗5-10 mA的电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号