首页> 外文会议>26th European Solid-State Circuits Conference, Sep 19-21, 2000, Stockholm, Sweden >Optimum voltage swing on on-chip and off-chip interconnects
【24h】

Optimum voltage swing on on-chip and off-chip interconnects

机译:片上和片外互连的最佳电压摆幅

获取原文
获取原文并翻译 | 示例

摘要

A reduced voltage swing is often used to save power on interconnects. We investigate what is the optimum voltage swing for minimum power in different situations. This is done by modelling power versus voltage swing of the driver-interconnect-receiver combination, and look for the minimum of this power consumption. The results are illustrated by examples from a 0.18 μm CMOS process.
机译:通常使用减小的电压摆幅来节省互连上的功率。我们研究在不同情况下最小功率的最佳电压摆幅。这是通过对驱动器-互连-接收器组合的功率与电压摆幅建模来实现的,并寻找该功耗的最小值。通过0.18μmCMOS工艺的示例说明了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号