首页> 外文会议>2018 IEEE International Test Conference in Asia >Industrial Case Studies of SoC Test Scheduling Optimization by Selecting Appropriate EDT Architectures
【24h】

Industrial Case Studies of SoC Test Scheduling Optimization by Selecting Appropriate EDT Architectures

机译:通过选择合适的EDT架构进行SoC测试计划优化的工业案例研究

获取原文
获取原文并翻译 | 示例

摘要

Modern large system-on-chip (SoC) designs typically have hundreds of cores. Each core requires a certain number of input/output test channels. At the chip level, however, the total number of test pins is limited such that all core-level test channels cannot be accessed at the same time. Therefore, hierarchical pattern retargeting is required for SoC test. Test scheduling algorithms can be applied to reduce the total test time. In this paper, we add the EDT architectures as one additional dimension of parameter into the prior test scheduling algorithm. Experimental results based on real case studies show that with the proposed flow, the test time can be further reduced up to approximately 24%.
机译:现代大型片上系统(SoC)设计通常具有数百个内核。每个内核都需要一定数量的输入/输出测试通道。但是,在芯片级别,测试引脚的总数受到限制,以致无法同时访问所有内核级别的测试通道。因此,SoC测试需要分层模式重新定向。可以应用测试计划算法来减少总测试时间。在本文中,我们将EDT体系结构作为参数的另一维添加到现有的测试调度算法中。基于实际案例研究的实验结果表明,使用建议的流程,可以将测试时间进一步缩短到大约24%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号