首页> 外文会议>2017 4th International Conference on Signal Processing, Computing and Control >FPGA implementation of reconfigurable architecture for half-band FIR filters
【24h】

FPGA implementation of reconfigurable architecture for half-band FIR filters

机译:用于半带FIR滤波器的可重构架构的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

Dynamically reconfigurable filter with low complexity is need of hour today. FIR digital filter finds huge application in various disciplines because of stability and linear phase property. In this paper, recently discussed reconfigurable finite impulse response filter architecture is used to implement half-band filter. The proposed filter is employed to design an interpolator taking filter coefficients as inputs. These coefficients can be varied according to the specification without altering the underlying circuitry. While implementing polyphase components of interpolation filter the proposed architecture utilises farrow structure. We have used Xilinx's Artix7 family XC7A100T-3CSG324 field-programmable gate array to implement and test our architecture and synthesis results show that the proposed architecture offer enhanced speed when compared to other existing and proposed interpolators.
机译:如今,低复杂度的动态可重新配置滤波器需要数小时。 FIR数字滤波器由于其稳定性和线性相位特性而在各个领域得到了广泛的应用。在本文中,最近讨论的可重构有限冲激响应滤波器体系结构用于实现半带滤波器。所提出的滤波器用于设计以滤波器系数作为输入的内插器。这些系数可以根据规格而变化,而无需改变基础电路。在实现插值滤波器的多相分量时,所提出的体系结构利用了分娩结构。我们已经使用Xilinx的Artix7系列XC7A100T-3CSG324现场可编程门阵列来实现和测试我们的架构,综合结果表明,与其他现有的和拟议的内插器相比,该架构可提供更高的速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号