首页> 外文会议>2016 6th International Conference on Information Communication and Management >High speed pipeline ADC using dual-input op-amp to cancel memory effect
【24h】

High speed pipeline ADC using dual-input op-amp to cancel memory effect

机译:高速流水线ADC使用双输入运算放大器来消除记忆效应

获取原文
获取原文并翻译 | 示例

摘要

A 100bit 200MS/s Pipeline ADC suing op-amp sharing and capacitor sharing architecture is proposed. In op-amp sharing pipeline ADC architecture, memory effect of residual charge occurs due to sharing an op-amp between two adjacent stages of the pipeline ADC. The proposed dual-input op-amp removes the memory effect in analog domain without complicated digital calibration. The dual-input op-amp simplifies the analog circuit, which reduces the die area. The ADC is implemented in TSMC 0.18μm 1P6M CMOS technology. The supply voltage is 1.8V. The simulation result shows 57.7dB SNDR and 61.13dB SFDR with a 98MHz input operating at a 200MS/s sampling rate. The area is 1.2mm × 1.2mm.
机译:提出了一种采用运放共享和电容共享架构的100bit 200MS / s流水线ADC。在运放共享流水线ADC架构中,由于在流水线ADC的两个相邻级之间共享一个运放,因此会产生剩余电荷的存储效应。拟议的双输入运算放大器无需复杂的数字校准即可消除模拟域中的存储效应。双输入运算放大器简化了模拟电路,从而减小了芯片面积。 ADC采用台积电0.18μm1P6M CMOS技术实现。电源电压为1.8V。仿真结果显示了57.7dB的SNDR和61.13dB的SFDR,其98MHz输入以200MS / s的采样率运行。面积为1.2mm×1.2mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号