首页> 外文会议>2015 International Conference on VLSI Systems, Architecture, Technology and Applications >On-chip comparison based secure output response compactor for scan-based attack resistance
【24h】

On-chip comparison based secure output response compactor for scan-based attack resistance

机译:基于片上比较的安全输出响应压缩器,可抵抗基于扫描的攻击

获取原文
获取原文并翻译 | 示例

摘要

Confidential Information transactions need cryptographic algorithms to give access to data only for authenticated individuals. In the era of smart phones and internet of things, most of the data exchange occurs between small and smart electronic gadgets. Cryptographic algorithms are necessary in smart gadgets to secure the sensitive data. Hardware implementations of cryptographic protocols on ASIC/FPGA devices are subject to various attacks from adversaries. In literature, we can find various attacks based on scan chain. The scan chains or Design for Testability (DFT) is included in the design to improve testability can become potential backdoors to conduct attacks. And also we can find several countermeasures to protect leaking of sensitive information in scan chains can be found in literature. One such technique is based on-chip comparison scheme. In this paper, we propose novel architecture for on-chip comparison circuit, which enhances the security and also reduces the test time of the circuit. The experimental result confirms the test time reduction.
机译:机密信息交易需要使用加密算法来仅允许经过身份验证的个人访问数据。在智能电话和物联网时代,大多数数据交换发生在小型和智能电子设备之间。在智能小工具中,必须使用密码算法来保护敏感数据。 ASIC / FPGA设备上的加密协议的硬件实现受到来自对手的各种攻击。在文献中,我们可以找到基于扫描链的各种攻击。设计中包含扫描链或可测试性设计(DFT),以提高可测试性,从而可能成为进行攻击的潜在后门。此外,我们还可以找到一些对策来保护扫描链中敏感信息的泄漏,这些对策可以在文献中找到。一种这样的技术基于芯片上比较方案。在本文中,我们提出了一种新颖的片上比较电路架构,可以提高安全性并减少电路的测试时间。实验结果证实了测试时间的减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号