首页> 外文会议>2015 International Conference on Smart Technologies and Management for Computing, Communication, Controls, Energy and Materials >A novel low power and high speed Multiply-accumulate (MAC) unit design for floating-point numbers
【24h】

A novel low power and high speed Multiply-accumulate (MAC) unit design for floating-point numbers

机译:浮点数的新型低功耗和高速乘法累加(MAC)单元设计

获取原文
获取原文并翻译 | 示例

摘要

At the present days, the low power designs are playing a vital role in every designs. Due to the existence of the battery designs in the integrated circuits the low power designs play a major role of operations in any circuit. In this paper our work is on a low power and high speed Multiply-accumulate unit that is the basic block in digital processing systems. Since, the basic blocks of MAC unit are multiplier, adder and accumulator. The design of these blocks should be efficient in terms of the power and speed. So our work is based on the BCD multiplication and addition and also to find the floating point numbers. Our implementation consists of multiplier, register, binary to BCD converter; Adder and BCD block which make the overall output of the MAC to be in the BCD format. First the individual blocks are designed and analyzed and the overall MAC is implemented in Cadence 0.9μm technology and power and delay analysis is done using the cadence spectre.
机译:目前,低功耗设计在每种设计中都起着至关重要的作用。由于集成电路中存在电池设计,因此低功耗设计在任何电路中均起着重要的操作作用。在本文中,我们的工作是在低功耗,高速乘法累加单元上,它是数字处理系统中的基本模块。因为,MAC单元的基本块是乘法器,加法器和累加器。这些模块的设计在功率和速度方面应该是高效的。因此,我们的工作基于BCD的乘法和加法,并且还找到了浮点数。我们的实现包括乘法器,寄存器,二进制到BCD转换器。加法器和BCD块使MAC的整体输出为BCD格式。首先,对各个模块进行设计和分析,并以Cadence0.9μm技术实现整个MAC,然后使用脚踏谱对功率和延迟进行分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号