首页> 外文会议>2015 International Conference on Control, Communication amp; Computing India >A 45nm FM0/Manchester code generator with PT logic running at 4GHz for DSRC applications
【24h】

A 45nm FM0/Manchester code generator with PT logic running at 4GHz for DSRC applications

机译:适用于DSRC应用的45nm FM0 / Manchester代码生成器,其PT逻辑以4GHz运行

获取原文
获取原文并翻译 | 示例

摘要

By and large used encodings for DSRC communication are FM0 and Manchester to reach dc-balance and enhancing the signal reliability. With ever reducing chip sizes but with increased number of transistors being used, need for high speed with low power rated devices bring the need for alternative design technologies other than static complementary metal-oxide-semiconductors. Among new design technologies that are being considered Pass Transistor Logic (PTL) is promising much. In this paper, Manchester and FM0 encoder that can operate at 4GHz clock frequency without a complicated circuit structure is discussed. When compared to CMOS architecture, technique of PTL reduces the number of transistors to 31%. The proposed design has been done using Symica DE tool with 45nm technology.
机译:用于DSRC通信的编码主要是FM0和Manchester,以达到直流平衡并增强信号可靠性。随着芯片尺寸的不断缩小,但使用的晶体管数量不断增加,对低功率额定器件的高速需求带来了对除静态互补金属氧化物半导体以外的替代设计技术的需求。在被认为是通过晶体管逻辑(PTL)的新设计技术中,前途光明。本文讨论了曼彻斯特和FM0编码器,它们可以在4GHz时钟频率下工作而无需复杂的电路结构。与CMOS架构相比,PTL技术将晶体管的数量减少到31%。拟议的设计已使用具有45nm技术的Symica DE工具完成。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号