首页> 外文期刊>Sensors Journal, IEEE >VLSI Architecture Design of FM0/Manchester Codec With 100% Hardware Utilization Rate for DSRC-Based Sensor Nodes in ITS Applications
【24h】

VLSI Architecture Design of FM0/Manchester Codec With 100% Hardware Utilization Rate for DSRC-Based Sensor Nodes in ITS Applications

机译:ITS应用中基于DSRC的传感器节点的FM0 / Manchester编解码器的VLSI架构设计具有100%的硬件利用率

获取原文
获取原文并翻译 | 示例
           

摘要

Dedicated short-range communication (DSRC) plays an important role in sensor networking for intelligent transportation system applications. How to achieve a higher hardware efficiency becomes an attractive issue to design each critical building bock in sensor node. DSRC standards usually adopt either FM0 code or Manchester code as a coding technique to enhance signal reliability. In this paper, a fully reused VLSI architecture of FM0/Manchester codec with a hardware utilization rate (HUR) of 100% is proposed for DSRC-based sensor node. It is based on the half-cycle processing model (HCPM). The HCPM includes three core techniques: 1) half-cycle logic partition; 2) reused-based retiming; and 3) Boolean function reshaping. The HCPM can improve the HUR of FM0/Manchester codec from 27.33% to 100% with the reduction of the transistor count from 86 to 66. A 100% HUR means every transistor is activated; therefore, a more power is consumed. With a design tradeoff between HUR and power consumption, this paper still presents a higher energy efficiency. This paper is realized in TSMC 0.18- 1P6M CMOS technology. The silicon area of core circuit is . The experiment results demonstrate that this paper presents a competitive performance with 100% HUR compared with the existing works. With this paper, DSRC-based sensor nodes can present a 100% HUR FM0/Manchester codec, fully supporting DSRC standards of Europe, USA, and Japan.
机译:专用短程通信(DSRC)在智能交通系统应用的传感器网络中起着重要作用。如何实现更高的硬件效率成为设计传感器节点中每个关键建筑物的一个有吸引力的问题。 DSRC标准通常采用FM0码或曼彻斯特码作为编码技术,以增强信号的可靠性。本文针对基于DSRC的传感器节点,提出了一种完全重用的FM0 / Manchester编解码器的VLSI架构,其硬件利用率(HUR)为100%。它基于半周期处理模型(HCPM)。 HCPM包括三种核心技术:1)半周期逻辑分区; 2)基于重用的重定时;和3)布尔函数重塑。 HCPM可以将FM0 / Manchester编解码器的HUR从27.33%提高到100%,而晶体管数量从86个减少到66个。100%HUR意味着每个晶体管都被激活。因此,会消耗更多的功率。通过在HUR和功耗之间进行设计折衷,本文仍然提出了更高的能源效率。本文采用台积电0.18-1P6M CMOS技术实现。核心电路的硅面积为。实验结果表明,与现有工作相比,本文提出了具有100%HUR的竞争性能。在本文中,基于DSRC的传感器节点可以提供100%HUR FM0 / Manchester编解码器,完全支持欧洲,美国和日本的DSRC标准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号