首页> 外文会议>2014 NORCHIP >A 10 bit 16 MS/s redundant SAR ADC with flexible window function for a digitally controlled DC-DC converter in 28 nm CMOS
【24h】

A 10 bit 16 MS/s redundant SAR ADC with flexible window function for a digitally controlled DC-DC converter in 28 nm CMOS

机译:具有灵活窗口功能的10位16 MS / s冗余SAR ADC,用于采用28 nm CMOS的数控DC-DC转换器

获取原文
获取原文并翻译 | 示例

摘要

A 10 bit charge redistribution SAR ADC for digitally controlled DC-DC converters is presented. A redundant search is applied to increase the conversion rate. The required digital circuitry for calculation of the redundant search tree allows implementation of a window mode, where only a reduced input range is converted. The window function enables further speed enhancement without an increase of clock frequency and power consumption. Fabricated in 28 nm SLP CMOS the ADC occupies only 110×85 μm. In full range mode a conversion rate of 16 MS/s is achieved and in window mode 26.7 MS/s, respectively. With a measured total power consumption of 710 μν and 9.1 bit ENOB a FOM of 81 f J/conv-step is reached. A large input range with constant resolution, highly linear characteristic, and high robustness to PVT variations makes this ADC superior to delay line or ring oscillator based window ADCs.
机译:提出了一种用于数字控制DC-DC转换器的10位电荷重新分配SAR ADC。应用冗余搜索以提高转换率。计算冗余搜索树所需的数字电路允许实现窗口模式,在该窗口模式下,仅转换了缩小的输入范围。窗口功能可在不增加时钟频率和功耗的情况下进一步提高速度。 ADC采用28 nm SLP CMOS制成,仅占110×85μm。在全量程模式下,转换速率为16 MS / s,在窗口模式下,转换速率为26.7 MS / s。通过测得的710μv总功耗和9.1位ENOB,可以达到81 f J / conv-step的FOM。具有恒定分辨率,高线性特性和对PVT变化的高鲁棒性的大输入范围使该ADC优于基于延迟线或环形振荡器的窗口ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号