首页> 外文会议>NORCHIP Conference >A 10 bit 16 MS/s redundant SAR ADC with flexible window function for a digitally controlled DC-DC converter in 28 nm CMOS
【24h】

A 10 bit 16 MS/s redundant SAR ADC with flexible window function for a digitally controlled DC-DC converter in 28 nm CMOS

机译:一个10位16 MS / S冗余SAR ADC,具有柔性窗口功能,可在28 nm CMOS中进行数字控制的DC-DC转换器

获取原文

摘要

A 10 bit charge redistribution SAR ADC for digitally controlled DC-DC converters is presented. A redundant search is applied to increase the conversion rate. The required digital circuitry for calculation of the redundant search tree allows implementation of a window mode, where only a reduced input range is converted. The window function enables further speed enhancement without an increase of clock frequency and power consumption. Fabricated in 28 nm SLP CMOS the ADC occupies only 110×85 μm. In full range mode a conversion rate of 16 MS/s is achieved and in window mode 26.7 MS/s, respectively. With a measured total power consumption of 710 μν and 9.1 bit ENOB a FOM of 81 f J/conv-step is reached. A large input range with constant resolution, highly linear characteristic, and high robustness to PVT variations makes this ADC superior to delay line or ring oscillator based window ADCs.
机译:提供了一个10位电荷再分布式SAR ADC,用于数字控制的DC-DC转换器。应用冗余搜索来提高转换速率。用于计算冗余搜索树的所需数字电路允许实现窗口模式,其中仅转换减小的输入范围。窗口功能可以在不增加时钟频率和功耗的情况下实现进一步的速度增强。在28 nm SLP CMOS中制造ADC仅占110×85μm。在全系列模式下,分别在窗口模式26.7 ms / s中实现16 ms / s的转换速率。测量的总功耗为710μν和9.1位ENOB达到81 f j / conv步骤的FOM。具有恒定分辨率,高线性特性和高稳健性的大输入范围对PVT变化使得该ADC优于延迟线或基于环形振荡器的窗口ADC。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号