首页> 外文会议>2014 International Electrical Engineering Congress >FPGA-based hardware/software implementation for MIMO wireless communications
【24h】

FPGA-based hardware/software implementation for MIMO wireless communications

机译:用于MIMO无线通信的基于FPGA的硬件/软件实现

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes an efficient architecture for FPGA implementation of MGS-QRD in MIMO wireless communication systems. The proposed architecture is based on the Hardware/Software (HW/SW) design. To achieve the efficient architecture, the systolic architecture is applied to MGS-QRD and then the conventional QR triangular array of (2m+2m+1) cells onto a linear architecture of m+1 cell is employed to reduce the number of required QR processors. The reduced cells are constructed with a number of basic processing elements such as multipliers and adders etc. The basic elements are constructed by HW architectures. The SW of PowerPC core is used to control to achieve the QR decomposition. In this paper, utilization resource and operation performance in term of equivalent gates and operating cycles are shown.
机译:本文提出了一种在MIMO无线通信系统中实现MGS-QRD的FPGA的高效架构。提议的体系结构基于硬件/软件(HW / SW)设计。为了实现有效的架构,将脉动式架构应用于MGS-QRD,然后将传统的(2m + 2m + 1)个单元的QR三角阵列置于m + 1个单元的线性架构上,以减少所需的QR处理器数量。精简单元由许多基本处理元素(例如乘法器和加法器等)构成。这些基本元素由硬件架构构建。 PowerPC内核的SW用于控制以实现QR分解。在本文中,以等效门数和操作周期表示利用率资源和操作性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号