首页> 外文会议>2014 29th International Conference on Microelectronics Proceedings >A two-differential-input/differential-output fully complementary self-biased open-loop analog voltage comparator in 40 nm LP CMOS
【24h】

A two-differential-input/differential-output fully complementary self-biased open-loop analog voltage comparator in 40 nm LP CMOS

机译:40 nm LP CMOS中的双差分输入/差分输出完全互补的自偏置开环模拟电压比较器

获取原文
获取原文并翻译 | 示例

摘要

A novel fully complementary and fully differential open-loop comparator topology, that consists of a two-stage preamplifier cascaded with a latch, achieves a sub-100 ps propagation delay for a 50 mVpp input signal amplitude under 1.1V supply and 2.1mW power consumption. The comparator features two differential pairs of inputs and is truly self-biased through a negative feedback loop thereby eliminating the need for a voltage reference and suppressing the influence of process, supply voltage and temperature variations. Proposed comparator occupies 0.001mm2 in 40nm LP CMOS process.
机译:一种新颖的完全互补且完全差分的开环比较器拓扑结构,包括一个级联一个锁存器的两级前置放大器,在1.1V电源和2.1mW功耗下,输入信号幅度为50mVpp时,传播延迟低于100ps 。比较器具有两对差分输入,并通过负反馈环路实现了真正的自偏置,从而消除了对电压基准的需求,并抑制了工艺,电源电压和温度变化的影响。建议的比较器在40nm LP CMOS工艺中占0.001mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号