首页> 外文会议>2013 International Conference on Intelligent Systems and Signal Processing >Memory access stage removal technique for dynamic power reduction in embedded CPUs
【24h】

Memory access stage removal technique for dynamic power reduction in embedded CPUs

机译:内存访问级删除技术可动态降低嵌入式CPU的功耗

获取原文
获取原文并翻译 | 示例

摘要

There are several reasons why power efficiency is becoming increasingly important for portable systems powered by batteries. At the same time these systems are becoming physically smaller and battery weight is becoming more significant. Users demand longer battery life and this can only be obtained either by increasing the capacity of the battery or by increasing the efficiency of the logic. The rate of progress in battery technology is slow, so the focus is on the digital designer to improve efficiency. This paper discusses the power budget for the 32 — bit conventional processor and then suggests a technique which is implemented at design level for power optimization along with the comparison of power results for standard and the modified structures of the system. The proposed work is simulated, synthesized, tested and verified by using tools such as Xilinx ISE — 13.1, Xilinx XPower and ModelSim SE PLUS-6.5 for waveform generation and XPowerAnalyzer for power analysis.
机译:对于电池供电的便携式系统来说,功率效率变得越来越重要的原因有很多。同时,这些系统的体积越来越小,电池重量也越来越大。用户需要更长的电池寿命,这只能通过增加电池容量或通过提高逻辑效率来实现。电池技术的发展速度很慢,因此重点是提高数字设计师的效率。本文讨论了32位常规处理器的功率预算,然后提出了一种在设计级实施的用于功率优化的技术,并比较了系统标准结构和改进结构的功率结果。通过使用诸如Xilinx ISE_13.1,Xilinx XPower和ModelSim SE PLUS-6.5以及用于波形分析的XPowerAnalyzer等工具对拟议的工作进行了仿真,综合,测试和验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号