【24h】

Compression and decompression of FPGA bitstreams

机译:FPGA比特流的压缩和解压缩

获取原文
获取原文并翻译 | 示例

摘要

Reconfigurable system uses bitstream compression to reduce the bitstream size and the memory requirement. The communication bandwidth is improved by reducing the reconfiguration time. Existing research has explored efficient compression with slow decompression or fast decompression at the cost of compression efficiency. This paper proposes a decode-aware compression technique to improve both compression and decompression efficiencies. The three major contributions of this paper are: i) Efficient bitmask selection technique that can create a large set of matching patterns; ii) Proposes a bitmask based compression using the bitmask and dictionary selection technique that can significantly reduce the memory requirement iii) Efficient combination of bitmask-based compression and run length encoding of repetitive patterns. The original bitstream can be generated using the decompression engine.
机译:可重配置系统使用位流压缩来减少位流大小和内存需求。通过减少重新配置时间来改善通信带宽。现有的研究已经探索了以缓慢压缩或快速压缩为代价的高效压缩。本文提出了一种解码感知压缩技术,以提高压缩和解压缩效率。本文的三个主要贡献是:i)可以创建大量匹配模式的高效位掩码选择技术; ii)提出一种使用位掩码和字典选择技术的基于位掩码的压缩方法,该技术可以显着减少内存需求。iii)有效结合基于位掩码的压缩和重复模式的行程编码。原始比特流可以使用解压缩引擎生成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号