首页> 外文会议>2013 IEEE International Conference on Control, Automation, Robotics and Embedded Systems >OVSF code generator for 3G wireless transceivers using Xilinx System Generator
【24h】

OVSF code generator for 3G wireless transceivers using Xilinx System Generator

机译:使用Xilinx System Generator的3G无线收发器的OVSF代码生成器

获取原文
获取原文并翻译 | 示例

摘要

The Orthogonal variable spreading factor (OVSF) codes were first introduced for 3G standards. The OVSF are channelization codes are widely used for preserving the orthogonality between physical channels in a communication system. They become essential for increasing system capacity as well as to provide multiple data rates for supporting different bandwidth requirements. This scheme is known as OVSF-CDMA. This paper presents the hardware co-simulation realization of parameterized OVSF code with classical counter based approach using Xilinx System Generator software tools. The OVSF code is first modeled in MATLAB Simulink based system generator using Black box in VHDL for delay synthesis, timing analysis and validating for software testing as per required standard for WCDMA i.e. TCHIP is 260ns or FCHIP 3.84 MHz. The claimed result i.e. 2ns can meet the time specification of desired standards. The target FPGA device is Virtex-5 (XC5VLX50T-1ff1136.
机译:正交可变扩频因子(OVSF)码最初是为3G标准引入的。 OVSF是信道化代码,被广泛用于保持通信系统中物理信道之间的正交性。它们对于增加系统容量以及提供多种数据速率以支持不同的带宽需求至关重要。此方案称为OVSF-CDMA。本文介绍了使用Xilinx System Generator软件工具使用经典的基于计数器的方法对参数化OVSF代码进行硬件协同仿真的实现。 OVSF代码首先在基于MATLAB Simulink的系统生成器中建模,使用VHDL中的黑匣子进行延迟合成,时序分析和验证,以根据WCDMA所需的标准进行测试,即TCHIP为260ns或FCHIP 3.84 MHz。要求保护的结果,即2ns,可以满足所需标准的时间规格。目标FPGA器件是Virtex-5(XC5VLX50T-1ff1136)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号