首页> 外文会议>2012 Third International Conference on Networking and Computing. >Reduction of Power Consumption in Key-specific AES Circuits
【24h】

Reduction of Power Consumption in Key-specific AES Circuits

机译:降低密钥专用AES电路中的功耗

获取原文
获取原文并翻译 | 示例

摘要

If any inputs of the logic circuit are fixed to constants, the circuit can be optimized by reducing the logic gates (hardware specialization). This study reports the power consumption of AES cryptographic circuit, which was specialized for a fixed encryption key. We implemented this key-specific AES circuit with a Xilinx Virtex-5 FPGA, and measured the operational frequency, the logic scale, and the power consumption. The occupied slices were reduced to 64% of that of the original, while the reduction of power consumption was limited to 3.7%.
机译:如果逻辑电路的任何输入固定为常数,则可以通过减少逻辑门来优化电路(硬件专业化)。这项研究报告了专用于固定加密密钥的AES加密电路的功耗。我们使用Xilinx Virtex-5 FPGA实现了这种特定于密钥的AES电路,并测量了工作频率,逻辑规模和功耗。占用的片减少到原始片的64%,而功耗的减少被限制为3.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号