首页> 外文会议>2012 International Conference on Education and e-Learning Innovations. >Synthesis of VHDL code for FPGA design flow using Xilinx PlanAhead tool
【24h】

Synthesis of VHDL code for FPGA design flow using Xilinx PlanAhead tool

机译:使用Xilinx PlanAhead工具为FPGA设计流程综合VHDL代码

获取原文
获取原文并翻译 | 示例

摘要

This paper addresses a synthesis process of VHDL code for FPGA design flow using Xilinx PlanAhead tool. This tool provide a low power profile, more hard IP functionality, create a global timing constraint, lower node capacitance & architectural innovations, cost of development, very high DSP performance hardware solutions and easily can be evolutionary algorithms, reconfigured to the development of whole compiler, simulation and synthesis frameworks. It is handle dense logic and memory elements offering very high logic capacity. The logic blocks are replicated in FPGA with interconnects and input-output blocks. This approach attached a new created VHDL code and generate of register-transfer level (RTL) hardware description language (HDL). In this paper, we have presented the FPGA approach of interconnection and its flexibility on example through synthesis process, simulations and implemented results are detailed.
机译:本文介绍了使用Xilinx PlanAhead工具为FPGA设计流程设计的VHDL代码的综合过程。该工具提供了低功耗配置,更硬的IP功能,创建了全局时序约束,更低的节点电容和架构创新,开发成本,非常高的DSP性能硬件解决方案,并且可以轻松地成为进化算法,并重新配置为开发整个编译器,仿真和综合框架。它是处理密集的逻辑和存储元件,可提供很高的逻辑容量。逻辑模块通过互连和输入输出模块复制到FPGA中。这种方法附加了新创建的VHDL代码,并生成了寄存器传输级别(RTL)硬件描述语言(HDL)。在本文中,我们通过综合过程,仿真和实现结果详细介绍了FPGA互连方法及其实例灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号