首页> 外文会议>2012 IEEE International Symposium on Electromagnetic Compatibility. >On-chip design techniques for reducing power supply noise effects on ADC with chip-PCB hierarchical structure
【24h】

On-chip design techniques for reducing power supply noise effects on ADC with chip-PCB hierarchical structure

机译:采用芯片-PCB分层结构的芯片上设计技术,可降低电源噪声对ADC的影响

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose the on-chip design techniques for controlling Power Supply Noise (PSN) effects on Analog-to-Digital Converter (ADC) with chip-Printed Circuit Board (PCB) hierarchical structure interconnected by bonding wires. There are two steps for explaining the proposed design technique. First, we explain what the PSN coupling path is on ADC. The PSN will couple from noise source to noise victim via power distribution network and circuit path. Second, we propose how we can reduce the noise coupling effects. The comparator is essential circuit to ADC and most sensitive circuit to PSN in ADC. Therefore, it is important to reduce the noise coupling effects on comparator for designing ADC which is non-sensitive to PSN. The comparator has two input nodes, and the differential voltage between two input nodes affect to ADC output. The impedance imbalance between two comparator inputs is the reason why the comparator is sensitive to PSN. So, the technique which is for balancing two input impedance is important to reduce PSN effects. We consider chip-PCB components to estimate two input impedance, because the two input impedances are affected by chip-PCB hierarchical structure. If we control the impedance of each input, we can design the ADC which is nonsensitive to PSN at the targeted frequency. We demonstrate the proposed technique based on simulation by PSN whose frequency swept from 1MHz to 3GHz.
机译:在本文中,我们提出了一种芯片上设计技术,该技术可控制通过键合线互连的芯片印刷电路板(PCB)分层结构对模数转换器(ADC)上的电源噪声(PSN)的影响。有两个步骤来解释所提出的设计技术。首先,我们说明ADC上的PSN耦合路径。 PSN将通过配电网络和电路路径从噪声源耦合到噪声受害者。第二,我们提出如何减少噪声耦合效应。比较器对于ADC是必不可少的电路,对于ADC中的PSN是最敏感的电路。因此,在设计对PSN不敏感的ADC时,降低噪声对比较器的影响很重要。比较器有两个输入节点,两个输入节点之间的差分电压影响ADC输出。两个比较器输入之间的阻抗不平衡是比较器对PSN敏感的原因。因此,用于平衡两个输入阻抗的技术对于降低PSN效应很重要。我们考虑芯片PCB组件来估计两个输入阻抗,因为这两个输入阻抗受芯片PCB层次结构的影响。如果我们控制每个输入的阻抗,则可以设计在目标频率下对PSN不敏感的ADC。我们演示了基于PSN仿真的提议技术,该技术的频率从1MHz扫到3GHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号