首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >Two-level configuration for FPGA: A new design methodology based on a computing fabric
【24h】

Two-level configuration for FPGA: A new design methodology based on a computing fabric

机译:FPGA的两级配置:基于计算结构的新设计方法

获取原文
获取原文并翻译 | 示例

摘要

Large FPGAs require more and more time and expertise to efficiently target custom applications. This paper presents a new methodology based on two configuration levels. At the lowest level, the architecture is fully synthesized, placed and routed by experts to implement a 2-D mesh architecture of configurable algorithmic token machines. At the highest level, the users can program those machines to implement custom processing and routing. The architecture is data driven. The operations are triggered by the arrival of operands, leading to a large and functional pipeline spread over the whole FPGA. This methodology enables the fast implementation of data processing algorithms by people who are not experts in FPGA design, while achieving higher performances than a pure software solution. Two simple examples (FIR and FFT) illustrate the proposed methodology and demonstrate how it is possible to benefit from the expertise encapsulated at low level by just configuring the high level. Another advantage of the proposed methodology is the opportunity to dynamically reconfigure the fabric very quickly to best match the computation requirements at run time.
机译:大型FPGA需要越来越多的时间和专业知识才能有效地针对定制应用。本文提出了一种基于两个配置级别的新方法。在最低层次上,该架构是由专家完全综合,放置和路由的,以实现可配置算法令牌机的二维网格架构。在最高级别,用户可以对这些机器进行编程以实现自定义处理和路由。该体系结构是数据驱动的。操作是由操作数的到达触发的,从而导致在整个FPGA上分布着功能强大的大型流水线。这种方法可以使非FPGA设计专家的人们快速实现数据处理算法,同时获得比纯软件解决方案更高的性能。两个简单的示例(FIR和FFT)说明了所建议的方法,并说明了仅通过配置高级就可以从低级封装的专业知识中受益的方法。所提出的方法的另一个优点是有机会非常快速地动态重新配置结构,以在运行时最匹配计算要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号