首页> 外文会议>2012 IEEE Asia Pacific Conference on Circuits and Systems. >Weighted least squares design of wideband digital integrator using interlaced sampling method
【24h】

Weighted least squares design of wideband digital integrator using interlaced sampling method

机译:隔行采样法的宽带数字积分器加权最小二乘设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the weighted least squares (WLS) design of wideband digital integrator is presented. First, it is shown that there are irreducible errors at high frequency band for conventional digital integrators using the Shannon sampling scheme. To solve this problem, a WLS method based on interlaced sampling scheme is then presented to design digital integrator. Because the closed-form design is obtained, the filter coefficients are easily computed by matrix inversion. Finally, design examples are demonstrated to show that the proposed method has smaller design error than the conventional digital integrator that does not use the auxiliary of interlaced sampling signal.
机译:本文提出了宽带数字积分器的加权最小二乘(WLS)设计。首先,表明使用香农采样方案的常规数字积分器在高频段存在不可减少的误差。为了解决这个问题,提出了一种基于隔行采样方案的WLS方法来设计数字积分器。由于获得了封闭形式的设计,因此可以通过矩阵求逆轻松地计算滤波器系数。最后,通过设计实例表明,与不使用隔行采样信号辅助的传统数字积分器相比,该方法具有较小的设计误差。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号