首页> 外文会议>2012 12th International Conference on Hybrid Intelligent Systems. >Design and implementation of algorithm for DES cryptanalysis
【24h】

Design and implementation of algorithm for DES cryptanalysis

机译:DES密码分析算法的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

With the advent of low cost Field Programmable Gate Arrays (FPGA's), building special purpose hardware for computationally intensive applications has now become possible. Cryptanalysis of block ciphers involves massive computations which are independent of each other and can be instantiated simultaneously so that the solution space is explored at a faster rate. This paper presents the design for Hardware implementation of Data Encryption Standard (DES) cryptanalysis on FPGA using exhaustive key search. Two architectures viz. Iterative and Loop unrolled DES architecture are implemented. The aim of this work is to make cryptanalysis faster and better.
机译:随着低成本现场可编程门阵列(FPGA's)的出现,为计算密集型应用构建专用硬件成为可能。分组密码的密码分析涉及大量的计算,这些计算彼此独立并且可以同时实例化,以便以更快的速度探索解空间。本文介绍了使用穷举搜索在FPGA上实现数据加密标准(DES)密码分析的硬件的设计。两种架构。实现了迭代和循环展开的DES体系结构。这项工作的目的是使密码分析更快,更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号