首页> 外文会议>2011 International Conference on Recent Trends in Information Systems >Low power single bitline 6T SRAM cell with high read stability
【24h】

Low power single bitline 6T SRAM cell with high read stability

机译:具有高读取稳定性的低功耗单位线6T SRAM单元

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel CMOS 6-transistor SRAM cell for different purposes including low power embedded SRAM applications and stand-alone SRAM applications. The data is retained by the cell with the help of leakage current and positive feedback, and does not use any refresh cycle. The size of the new cell is comparable to the conventional six-transistor cell of same technology and design rules. Also, the proposed cells uses a single bit-line for both read and write purposes.
机译:本文提出了一种用于不同目的的新型CMOS 6晶体管SRAM单元,包括低功耗嵌入式SRAM应用和独立SRAM应用。数据借助于漏电流和正反馈被单元保留,并且不使用任何刷新周期。新单元的尺寸可与具有相同技术和设计规则的常规六晶体管单元相媲美。同样,提出的单元为了读取和写入目的而使用单个位线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号